SAPH and SAPH_A Registers
527
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Sequencer for Acquisition, Programmable Pulse Generator, and Physical
Interface (SAPH, SAPH_A)
21.8.10 SAPHOCTL0/SAPH_AOCTL0 Register (Offset = 12h) [reset = 0h]
SAPHOCTL0/SAPH_AOCTL0 is shown in
and described in
.
Return to
Physical Interface Output Control #0
Figure 21-30. SAPHOCTL0/SAPH_AOCTL0 Register
15
14
13
12
11
10
9
8
RESERVED
CH1OUT
CH0OUT
R/W-0h
R/W-0h
R/W-0h
7
6
5
4
3
2
1
0
RESERVED
CH1OE
CH0OE
R/W-0h
R/W-0h
R/W-0h
Table 21-15. SAPHOCTL0/SAPH_AOCTL0 Register Field Descriptions
Bit
Field
Type
Reset
Description
15-10
RESERVED
R/W
0h
9
CH1OUT
R/W
0h
CH1_OUT Value. When SAPHOSEL.PCH1SEL =0 and
SAPHOCTL0.CH1OE=1, this bit represents the logical value on the
CH1 terminal.
0 = low
1 = high
Reset type: PUC
0h (R/W) = Ch1 is set to low signal
1h (R/W) = Ch1 is set to high signal
8
CH0OUT
R/W
0h
CH0_OUT Value. When SAPHOSEL.PCH0SEL =0 and
SAPHOCTL0.CH0OE=1, this bit represents the logical value on the
CH0 terminal.
0 = low
1 = high
Reset type: PUC
0h (R/W) = Ch0 is set to low signal
1h (R/W) = Ch0 is set to high signal
7-2
RESERVED
R/W
0h
1
CH1OE
R/W
0h
CH1_OUT Enable. When SAPHOSEL.PCH1SEL =0, this bit enables
the output CH1 when set to 1. When SAPHOSEL.PCH1SEL != 0,
this bit is invalid.
Reset type: PUC
0h (R/W) = Ch1 Output is HiZ
1h (R/W) = CH1 Output is driving
0
CH0OE
R/W
0h
CH0_OUT Enable. When SAPHOSEL.PCH0SEL =0, this bit enables
the output CH0 when set to 1. When SAPHOSEL.PCH0SEL != 0,
this bit is invalid.
Reset type: PUC
0h (R/W) = Ch0 Output is HiZ
1h (R/W) = CH0 Output is driving