SDHS Registers
596
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Sigma-Delta High Speed (SDHS)
22.5.1 SDHSIIDX Register (Offset = 0h) [reset = 0h]
SDHSIIDX is shown in
and described in
Return to
Interrupt Index Register.
Note: This register is word accessible. A byte access is also allowed but not recommended. Either high
byte or low byte access alone can clear the pending interrupt flag.
Figure 22-27. SDHSIIDX Register
15
14
13
12
11
10
9
8
IIDX
R-0h
7
6
5
4
3
2
1
0
IIDX
Reserved
R-0h
R-0h
Table 22-12. SDHSIIDX Register Field Descriptions
Bit
Field
Type
Reset
Description
15-1
IIDX
R
0h
SDHS Interrupt Vector Value. Read only. It generates a value that
can be used as address offset for fast interrupt service routine
handling. On each read, only one interrupt is indicated. On a read,
the current interrupt (highest priority) is automatically de-asserted by
the hardware and the corresponding bit in RIS and MISC are de-
asserted as well. After a read from the CPU (not from the debug
interface), the register is updated with the next highest priority
interrupt, if none are pending, then it is read as zero.
If the interrupt displayed by the SDHSIIDX register (highest priority
pending interrupt) is cleared by writing '1' to a corresponding bit in
the ICR register, the SDHSIIDX register shall be updated and the
next priority interrupt (if any) is read.
Reset type: PUC
0h (R) = No Interrupt pending.
1h (R) = Interrupt Source: SDHSRIS.OVF; Interrupt Priority: Highest
2h (R) = Interrupt Source: SDHSRIS.ACQDONE
3h (R) = Interrupt Source: SDHSRIS.SSTRG
4h (R) = Interrupt Source: SDHSRIS.DTRDY
5h (R) = Interrupt Source: SDHSRIS.WINHI
6h (R) = Interrupt Source: SDHSRIS.WINLO
7h (R) = Reserved; Interrupt
8h (R) = Reserved; Interrupt Priority: Lowest
0
Reserved
R
0h
Reserved. Always reads as 0.