CH1_IN
PVSS
PVSS
PVCC
CH0_IN
CH0_OUT
CH1_OUT
PHY
PPG or
PPG_A
ASQ
UUPS
PGA
SD 12 or 14
MOD
Filter
Bias Generator
on SAPH_A only
GPIO
(software controlled)
Optional
external
signal
handling
Vout
OSC
PLL
USSXTIN USSXTOUT
USSXT_BOUT
USSXT
HSPLL
SAPH or SAPH_A
SDHS
DTC
RAM
(shared with LEA)
USS or USS_A module
PLL_CLK
Px.y
XPB0
XPB1
Operation of the USS Module
452
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Ultrasonic Sensing Solution (USS, USS_A)
Figure 18-1. USS and USS_A Block Diagram
NOTE:
Naming convention for register names and bit fields:
ModuleName.RegisterName or ModuleName.RegisterName.BitField
18.2 Operation of the USS Module
This section describes how the USS submodules are connected and controlled together. For details of
each submodule, see the following chapters:
•
•
•
•
shows control signals that connect the submodules.