eUSCI_A UART Registers
789
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Enhanced Universal Serial Communication Interface (eUSCI) – UART Mode
30.4.3 UCAxBRW Register
eUSCI_Ax Baud Rate Control Word Register
Figure 30-14. UCAxBRW Register
15
14
13
12
11
10
9
8
UCBRx
rw
rw
rw
rw
rw
rw
rw
rw
7
6
5
4
3
2
1
0
UCBRx
rw
rw
rw
rw
rw
rw
rw
rw
Can be modified only when UCSWRST = 1.
Table 30-10. UCAxBRW Register Description
Bit
Field
Type
Reset
Description
15-0
UCBRx
RW
0h
Clock prescaler setting of the Baud rate generator
30.4.4 UCAxMCTLW Register
eUSCI_Ax Modulation Control Word Register
Figure 30-15. UCAxMCTLW Register
15
14
13
12
11
10
9
8
UCBRSx
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
7
6
5
4
3
2
1
0
UCBRFx
Reserved
UCOS16
rw-0
rw-0
rw-0
rw-0
r0
r0
r0
rw-0
Can be modified only when UCSWRST = 1.
Table 30-11. UCAxMCTLW Register Description
Bit
Field
Type
Reset
Description
15-8
UCBRSx
RW
0h
Second modulation stage select. These bits hold a free modulation pattern for
BITCLK.
7-4
UCBRFx
RW
0h
First modulation stage select. These bits determine the modulation pattern for
BITCLK16 when UCOS16 = 1. Ignored with UCOS16 = 0. The "Oversampling
Baud-Rate Generation" section shows the modulation pattern.
3-1
Reserved
R
0h
Reserved
0
UCOS16
RW
0h
Oversampling mode enabled
0b = Disabled
1b = Enabled