DMA Registers
357
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
DMA Controller
11.3.3 DMACTL2 Register
DMA Control 2 Register
Figure 11-8. DMACTL2 Register
15
14
13
12
11
10
9
8
Reserved
DMA5TSEL
r0
r0
r0
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
7
6
5
4
3
2
1
0
Reserved
DMA4TSEL
r0
r0
r0
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
Table 11-7. DMACTL2 Register Description
Bit
Field
Type
Reset
Description
15-13
Reserved
R
0h
Reserved. Always reads as 0.
12-8
DMA5TSEL
RW
0h
DMA trigger select. These bits select the DMA transfer trigger. See the device-
specific data sheet for number of channels and trigger assignment.
00000b = DMA5TRIG0
00001b = DMA5TRIG1
00010b = DMA5TRIG2
⋮
11110b = DMA5TRIG30
11111b = DMA5TRIG31
7-5
Reserved
R
0h
Reserved. Always reads as 0.
4-0
DMA4TSEL
RW
0h
DMA trigger select. These bits select the DMA transfer trigger. See the device-
specific data sheet for number of channels and trigger assignment.
00000b = DMA4TRIG0
00001b = DMA4TRIG1
00010b = DMA4TRIG2
⋮
11110b = DMA4TRIG30
11111b = DMA4TRIG31