Timer_A Registers
663
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Timer_A
25.3.6 TAxEX0 Register
Timer_Ax Expansion 0 Register
(1)
After programming TAIDEX bits and configuration of the timer, set TACLR bit to ensure proper reset of the timer divider logic.
Figure 25-21. TAxEX0 Register
15
14
13
12
11
10
9
8
Reserved
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
Reserved
TAIDEX
(1)
r0
r0
r0
r0
r0
rw-(0)
rw-(0)
rw-(0)
Table 25-9. TAxEX0 Register Description
Bit
Field
Type
Reset
Description
15-3
Reserved
R
0h
Reserved. Reads as 0.
2-0
TAIDEX
RW
0h
Input divider expansion. These bits along with the ID bits select the divider for
the input clock.
000b = Divide by 1
001b = Divide by 2
010b = Divide by 3
011b = Divide by 4
100b = Divide by 5
101b = Divide by 6
110b = Divide by 7
111b = Divide by 8