27.5 Register Description
27.5.1 IDAC_CTRL - Control Register
Offset
Bit Position
0x000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x0
0
0
0
0
0
0
0x00
0
0
0
0
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:24
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
23:20
PRSSEL
0x0
RW
IDAC Output Enable PRS Channel Select
Selects which PRS channel to use to enable output.
Value
Mode
Description
0
PRSCH0
PRS Channel 0 selected.
1
PRSCH1
PRS Channel 1 selected.
2
PRSCH2
PRS Channel 2 selected.
3
PRSCH3
PRS Channel 3 selected.
4
PRSCH4
PRS Channel 4 selected.
5
PRSCH5
PRS Channel 5 selected.
6
PRSCH6
PRS Channel 6 selected.
7
PRSCH7
PRS Channel 7 selected.
8
PRSCH8
PRS Channel 8 selected.
9
PRSCH9
PRS Channel 9 selected.
10
PRSCH10
PRS Channel 10 selected.
11
PRSCH11
PRS Channel 11 selected.
19
MAINOUTENPRS
0
RW
PRS Controlled Main Pad Output Enable
Enable PRS Control of IDAC Main Pad output enable.
Value
Description
0
Main pad output enable controlled by IDAC_MAINOUTEN.
1
Main pad output enable controlled by PRS input selected by PRSSEL.
18
MAINOUTEN
0
RW
Output Enable
Set to enable IDAC main output to pad if MAINOUTENPRS is not set.
Reference Manual
IDAC - Current Digital to Analog Converter
silabs.com
| Building a more connected world.
Rev. 1.1 | 924