Bit
Name
Reset
Access Description
1
OUTVALID
Outvalid status available on PRS. Outvalid status indicates that opamp
output is settled externally at the load.
15:14
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
13:10
PRSSEL
0x0
RW
OPAx PRS Trigger Select
Select Channel 0 PRS input channel.
Value
Mode
Description
0
PRSCH0
PRS ch 0 triggers OPA.
1
PRSCH1
PRS ch 1 triggers OPA.
2
PRSCH2
PRS ch 2 triggers OPA.
3
PRSCH3
PRS ch 3 triggers OPA.
4
PRSCH4
PRS ch 4 triggers OPA.
5
PRSCH5
PRS ch 5 triggers OPA.
6
PRSCH6
PRS ch 6 triggers OPA.
7
PRSCH7
PRS ch 7 triggers OPA.
8
PRSCH8
PRS ch 8 triggers OPA.
9
PRSCH9
PRS ch 9 triggers OPA.
10
PRSCH10
PRS ch 10 triggers OPA.
11
PRSCH11
PRS ch 11 triggers OPA.
9
PRSMODE
0
RW
OPAx PRS Trigger Mode
PRS trigger mode of OPA.
Value
Mode
Description
0
PULSED
PULSED trigger is considered a regular asynchronous pulse that starts
OPA warmup sequence. The end of warmup sequence is controlled by
timeout settings in OPAxTIMER.
1
TIMED
TIMED trigger is considered a pulse long enough to provide OPA
warmup sequence. The end of warmup sequence is controlled by neg-
ative edge of the pulse.
8
PRSEN
0
RW
OPAx PRS Trigger Enable
Select OPAx conversion trigger.
Value
Description
0
OPAx is triggered by OPAxEN
1
OPAx is triggered by PRS input
7:5
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
4
OUTSCALE
0
RW
Scale OPAx Output Driving Strength
Use this to scale OPAx output driving strength.
Reference Manual
VDAC - Digital to Analog Converter
silabs.com
| Building a more connected world.
Rev. 1.1 | 787