Bit
Name
Reset
Access Description
21
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
20:17
PRSSEL
0x0
RW
Single Channel PRS Trigger Select
Select PRS trigger for single channel.
Value
Mode
Description
0
PRSCH0
PRS ch 0 triggers single channel
1
PRSCH1
PRS ch 1 triggers single channel
2
PRSCH2
PRS ch 2 triggers single channel
3
PRSCH3
PRS ch 3 triggers single channel
4
PRSCH4
PRS ch 4 triggers single channel
5
PRSCH5
PRS ch 5 triggers single channel
6
PRSCH6
PRS ch 6 triggers single channel
7
PRSCH7
PRS ch 7 triggers single channel
8
PRSCH8
PRS ch 8 triggers single channel
9
PRSCH9
PRS ch 9 triggers single channel
10
PRSCH10
PRS ch 10 triggers single channel
11
PRSCH11
PRS ch 11 triggers single channel
16
PRSMODE
0
RW
Single Channel PRS Trigger Mode
PRS trigger mode of single channel.
Value
Mode
Description
0
PULSED
Single channel trigger is considered a regular asynchronous pulse that
starts ADC warm-up, then acquisition/conversion sequence. The
ADC_CLK controls the warmup-time.
1
TIMED
Single channel trigger should be a pulse long enough to provide the re-
quired warm-up time for the selected ADC warmup mode. The negative
edge requests sample acquisition. DELAY can be used to delay the
warm-up request if the pulse is too long.
15
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
14
FIFOOFACT
0
RW
Single Channel FIFO Overflow Action
Select how FIFO behaves when full
Value
Mode
Description
0
DISCARD
FIFO stops accepting new data if full, triggers SINGLEOF IRQ.
1
OVERWRITE
FIFO overwrites old data when full, triggers SINGLEOF IRQ.
13:12
DVL
0x0
RW
Single Channel DV Level Select
Select single channel Data Valid level. SINGLE IRQ is set when (DVL+1) number of single channels have been converted
and their results are available in the Single FIFO.
Reference Manual
ADC - Analog to Digital Converter
silabs.com
| Building a more connected world.
Rev. 1.1 | 884