Bit
Name
Reset
Access Description
21:20
ACMP0MODE
0x0
RW
ACMP0 Mode
Configure how LESENSE controls ACMP0
Value
Mode
Description
0
DISABLE
LESENSE does not control ACMP0
1
MUX
LESENSE controls the input mux (POSSEL) of ACMP0
2
MUXTHRES
LESENSE controls the input mux (POSSEL) and the threshold value
(VDDLEVEL) of ACMP0
19:9
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
8
DACCONVTRIG
0
RW
VDAC Conversion Trigger Configuration
This bit is used to configure how frequently a VDAC conversion is triggered
Value
Mode
Description
0
CHANNELSTART
VDAC is enabled before every LESENSE channel measurement.
1
SCANSTART
VDAC is only enabled once per scan.
7
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
6
DACSTARTUP
0
RW
VDAC Startup Configuration
This bit is used to configure the duration between the VDAC conversion trigger and the sensor interaction
Value
Mode
Description
0
FULLCYCLE
VDAC is started a full LFACLK
LESENSE
cycle before sensor interaction
starts.
1
HALFCYCLE
VDAC is started half a LFACLK
LESENSE
cycle before sensor interaction
starts.
5:4
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
3
DACCH1DATA
0
RW
VDAC CH1 Data Selection
This bit decides if the data used for VDAC conversion is taken from the VDAC interface or from LESENSE
Value
Mode
Description
0
DACDATA
VDAC data is defined by CH1DATA in the VDAC interface.
1
THRES
VDAC data is defined by THRES in CHx_INTERACT.
2
DACCH0DATA
0
RW
VDAC CH0 Data Selection
This bit decides if the data used for VDAC conversion is taken from the VDAC interface or from LESENSE
Value
Mode
Description
0
DACDATA
VDAC data is defined by CH0DATA in the VDAC interface.
1
THRES
VDAC data is defined by THRES in CHx_INTERACT.
Reference Manual
LESENSE - Low Energy Sensor Interface
silabs.com
| Building a more connected world.
Rev. 1.1 | 960