18.5.20 USARTn_IEN - Interrupt Enable Register
Offset
Bit Position
0x04C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:17
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
16
TCMP2
0
RW
TCMP2 Interrupt Enable
Enable/disable the TCMP2 interrupt
15
TCMP1
0
RW
TCMP1 Interrupt Enable
Enable/disable the TCMP1 interrupt
14
TCMP0
0
RW
TCMP0 Interrupt Enable
Enable/disable the TCMP0 interrupt
13
TXIDLE
0
RW
TXIDLE Interrupt Enable
Enable/disable the TXIDLE interrupt
12
CCF
0
RW
CCF Interrupt Enable
Enable/disable the CCF interrupt
11
SSM
0
RW
SSM Interrupt Enable
Enable/disable the SSM interrupt
10
MPAF
0
RW
MPAF Interrupt Enable
Enable/disable the MPAF interrupt
9
FERR
0
RW
FERR Interrupt Enable
Enable/disable the FERR interrupt
8
PERR
0
RW
PERR Interrupt Enable
Enable/disable the PERR interrupt
7
TXUF
0
RW
TXUF Interrupt Enable
Enable/disable the TXUF interrupt
6
TXOF
0
RW
TXOF Interrupt Enable
Enable/disable the TXOF interrupt
5
RXUF
0
RW
RXUF Interrupt Enable
Enable/disable the RXUF interrupt
4
RXOF
0
RW
RXOF Interrupt Enable
Enable/disable the RXOF interrupt
Reference Manual
USART - Universal Synchronous Asynchronous Receiver/Transmitter
silabs.com
| Building a more connected world.
Rev. 1.1 | 588