14.5.4 WDOGn_PCHx_PRSCTRL - PRS Control Register (Async Reg)
For more information about asynchronous registers see
4.3 Access to Low Energy Peripherals (Asynchronous Registers)
Offset
Bit Position
0x00C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0x0
Access
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:9
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
8
PRSMISSRSTEN
0
RW
PRS Missing Event Will Trigger a Watchdog Reset
When set, a PRS missing event will trigger a watchdog reset.
7:4
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
3:0
PRSSEL
0x0
RW
PRS Channel PRS Select
These bits select the PRS input for the PRS channel.
Value
Mode
Description
0
PRSCH0
PRS Channel 0 selected as input
1
PRSCH1
PRS Channel 1 selected as input
2
PRSCH2
PRS Channel 2 selected as input
3
PRSCH3
PRS Channel 3 selected as input
4
PRSCH4
PRS Channel 4 selected as input
5
PRSCH5
PRS Channel 5 selected as input
6
PRSCH6
PRS Channel 6 selected as input
7
PRSCH7
PRS Channel 7 selected as input
8
PRSCH8
PRS Channel 8 selected as input
9
PRSCH9
PRS Channel 9 selected as input
10
PRSCH10
PRS Channel 10 selected as input
11
PRSCH11
PRS Channel 11 selected as input
Reference Manual
WDOG - Watchdog Timer
silabs.com
| Building a more connected world.
Rev. 1.1 | 415