Bit
Name
Reset
Access Description
5
UNIT8
Eight unit transfers per arbitration
7
UNIT16
Sixteen unit transfers per arbitration
9
UNIT32
32 unit transfers per arbitration
10
UNIT64
64 unit transfers per arbitration
11
UNIT128
128 unit transfers per arbitration
12
UNIT256
256 unit transfers per arbitration
13
UNIT512
512 unit transfers per arbitration
14
UNIT1024
1024 unit transfers per arbitration
15
ALL
Transfer all units as specified by the XFRCNT field
15
BYTESWAP
0
RWH
Endian Byte Swap
For word and half-word transfers, setting this bit will swap all bytes of each word or half-word.
14:4
XFERCNT
0x000
RWH
DMA Unit Data Transfer Count
Specifies number of unit data (words, half-words, or bytes) to transfer, as determined by the SIZE field. The value written
should be one less than the desired transfer count.
3
STRUCTREQ
0
W1
Structure DMA Transfer Request
When a linked descriptor is loaded with this bit set, it will immediately trigger a transfer.
2
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
1:0
STRUCTTYPE
0x0
R
DMA Structure Type
Value
Mode
Description
0
TRANSFER
DMA transfer structure type selected.
1
SYNCHRONIZE
Synchronization structure type selected.
2
WRITE
Write immediate value structure type selected.
Reference Manual
LDMA - Linked DMA Controller
silabs.com
| Building a more connected world.
Rev. 1.1 | 196