10.5.22 EMU_DCDCLPCTRL - DCDC Low Power Control Register
Offset
Bit Position
0x06C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x1
1
0x0
Access
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:27
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
26:25
LPBLANK
0x1
RW
Reserved for internal use. Do not change.
Reserved for internal use. Do not change.
24
LPVREFDUTYEN
1
RW
LP Mode Duty Cycling Enable
Allow duty cycling of the bias. This is to minimize DC bias. Reset with POR, Hard Pin Reset, or BOD Reset.
23:16
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
15:12
LPCMPHYSSE-
LEM234H
0x0
RW
LP Mode Hysteresis Selection for EM23 and EM4H
User-programmable hysteresis level for the low power comparator. Hysteresis voltage at the output is
4*(1+LPATT)*LPCMPHYSSEL*3.13mv. Customers should use the emlib functions for configuring this field. Reset with
POR, Hard Pin Reset, or BOD Reset.
11:0
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
Reference Manual
EMU - Energy Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 264