4.7.37 IDAC0CAL1 - IDAC0 Calibration Register 1
Offset
Bit Position
0x15C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Access
RO
RO
RO
RO
Name
Bit
Name
Access
Description
31:24
SINKRANGE3TUNING
RO
Calibrated middle step (16) of current sink mode range 3
23:16
SINKRANGE2TUNING
RO
Calibrated middle step (16) of current sink mode range 2
15:8
SINKRANGE1TUNING
RO
Calibrated middle step (16) of current sink mode range 1
7:0
SINKRANGE0TUNING
RO
Calibrated middle step (16) of current sink mode range 0
4.7.38 DCDCLNVCTRL0 - DCDC Low-noise VREF Trim Register 0
Offset
Bit Position
0x168
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Access
RO
RO
RO
RO
Name
Bit
Name
Access
Description
31:24
3V0LNATT1
RO
DCDC LNVREF Trim for 3.0V output, LNATT=1
23:16
1V8LNATT1
RO
DCDC LNVREF Trim for 1.8V output, LNATT=1
15:8
1V8LNATT0
RO
DCDC LNVREF Trim for 1.8V output, LNATT=0
7:0
1V2LNATT0
RO
DCDC LNVREF Trim for 1.2V output, LNATT=0
Reference Manual
Memory and Bus System
silabs.com
| Building a more connected world.
Rev. 1.1 | 89