11.5.19 CMU_STATUS - Status Register
Offset
Bit Position
0x090
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
0
1
1
Access
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Name
Bit
Name
Reset
Access Description
31:30
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
29
ULFRCOPHASE
0
R
ULFRCO Clock Phase
Used to determine if ULFRCO is in high or low phase.
28
LFRCOPHASE
0
R
LFRCO Clock Phase
Used to determine if LFRCO is in high or low phase.
27
LFXOPHASE
0
R
LFXO Clock Phase
Used to determine if LFXO is in high or low phase.
26
HFXOREGILOW
0
R
HFXO Regulator Shunt Current Too Low
HFXO regulator shunt current too low. When using PEAKDETSHUNTOPTMODE=MANUAL, the REGISH value in
CMU_HFXOSTEADYSTATECTRL should be tuned up by 1 LSB.
25
HFXOAMPLOW
0
R
HFXO Amplitude Tuning Value Too Low
HFXO oscillation amplitude is too low. When using PEAKDETSHUNTOPTMODE=MANUAL, the IBTRIMXOCORE value in
CMU_HFXOSTEADYSTATECTRL should be tuned up by 1 LSB.
24
HFXOAMPHIGH
0
R
HFXO Oscillation Amplitude is Too High
HFXO oscillation amplitude is too high. When using PEAKDETSHUNTOPTMODE=MANUAL, the IBTRIMXOCORE value in
CMU_HFXOSTEADYSTATECTRL should be tuned down by 1 LSB.
23
HFXOSHUNTOPTR-
DY
0
R
HFXO Shunt Current Optimization Ready
HFXO shunt current optimization is ready.
22
HFXOPEAKDETRDY 0
R
HFXO Peak Detection Ready
HFXO peak detection is ready.
21
HFXOREQ
0
R
HFXO is Required By Hardware
HFXO is required by another hardware block and HFXO should typically not be disabled or deselected. Whether disabling
or deselecting of the HFXO can be performed and whether this leads to setting of HFXODISERR depends on whether the
HFXO enable/select conditions are met.
20:17
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
Reference Manual
CMU - Clock Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 332