10.5.25 EMU_VMONAVDDCTRL - VMON AVDD Channel Control
Offset
Bit Position
0x090
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x0
0x0
0x0
0x0
0
0
0
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:24
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
23:20
RISETHRES-
COARSE
0x0
RW
Rising Threshold Coarse Adjust
Check VMON section for programming the threshold value. Reset with SYSEXTENDEDRESETn.
19:16
RISETHRESFINE
0x0
RW
Rising Threshold Fine Adjust
Check VMON section for programming the threshold value. Reset with SYSEXTENDEDRESETn.
15:12
FALLTHRES-
COARSE
0x0
RW
Falling Threshold Coarse Adjust
Check VMON section for programming the threshold value. Reset with SYSEXTENDEDRESETn.
11:8
FALLTHRESFINE
0x0
RW
Falling Threshold Fine Adjust
Check VMON section for programming the threshold value. Reset with SYSEXTENDEDRESETn.
7:4
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
3
FALLWU
0
RW
Fall Wakeup
When set, a wakeup from EM4H will take place upon a falling edge. Reset with SYSEXTENDEDRESETn.
2
RISEWU
0
RW
Rise Wakeup
When set, a wakeup from EM4H will take place upon a rising edge. Reset with SYSEXTENDEDRESETn.
1
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
0
EN
0
RW
Enable
Set this bit to enable the AVDD VMON. Reset with SYSEXTENDEDRESETn.
Reference Manual
EMU - Energy Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 266