15.5.11 PRS_CHx_CTRL - Channel Control Register
Offset
Bit Position
0x050
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0x0
0x00
0x0
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
30
ASYNC
0
RW
Asynchronous Reflex
Set to enable asynchronous mode of this reflex signal
29
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
28
ANDNEXT
0
RW
And Next
If set, channel output is AND'ed with the next channel output
27
ORPREV
0
RW
Or Previous
If set, channel output is OR'ed with the previous channel output
26
INV
0
RW
Invert Channel
If set, channel output is inverted
25
STRETCH
0
RW
Stretch Channel Output
If set, stretches channel output to ensure that the target clock domain sees it.
24:22
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
21:20
EDSEL
0x0
RW
Edge Detect Select
Select edge detection.
Value
Mode
Description
0
OFF
Signal is left as it is
1
POSEDGE
A one HFCLK cycle pulse is generated for every positive edge of the
incoming signal
2
NEGEDGE
A one HFCLK clock cycle pulse is generated for every negative edge of
the incoming signal
3
BOTHEDGES
A one HFCLK clock cycle pulse is generated for every edge of the in-
coming signal
19:15
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
Reference Manual
PRS - Peripheral Reflex System
silabs.com
| Building a more connected world.
Rev. 1.1 | 440