28.5.3 LESENSE_PERCTRL - Peripheral Control Register (Async Reg)
For more information about asynchronous registers see
4.3 Access to Low Energy Peripherals (Asynchronous Registers)
Offset
Bit Position
0x008
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x0
0
0
0
0
0x0
0x0
0
0
0
0
0
0
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:30
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
29:28
WARMUPMODE
0x0
RW
ACMP and VDAC Duty Cycle Mode
This bitfield is used to configure how the VDAC and ACMP are duty cycled when LESENSE is controlling them
Value
Mode
Description
0
NORMAL
The analog comparators and VDAC are shut down when LESENSE is
idle
1
KEEPACMPWARM
The analog comparators are kept powered up when LESENSE is idle
2
KEEPDACWARM
The VDAC is kept powered up when LESENSE is idle
3
KEEPACMPDACWARM The analog comparators and VDAC are kept powered up when LE-
SENSE is idle
27
ACMP1HYSTEN
0
RW
ACMP1 Hysteresis Enable
Set to control ACMP1_HYSTERESIS0_DIVVX and ACMP1_HYSTERESIS1_DIVVX separately.
26
ACMP0HYSTEN
0
RW
ACMP0 Hysteresis Enable
Set to control ACMP0_HYSTERESIS0_DIVVX and ACMP0_HYSTERESIS1_DIVVX separately.
25
ACMP1INV
0
RW
Invert Analog Comparator 1 Output
This bit can be set to invert the output coming from ACMP1
24
ACMP0INV
0
RW
Invert Analog Comparator 0 Output
This bit can be set to invert the output coming from ACMP0
23:22
ACMP1MODE
0x0
RW
ACMP1 Mode
Configure how LESENSE controls ACMP1
Value
Mode
Description
0
DISABLE
LESENSE does not control ACMP1
1
MUX
LESENSE controls the input mux (POSSEL) of ACMP1
2
MUXTHRES
LESENSE controls the input mux and the threshold value (VDDLEVEL)
of ACMP1
Reference Manual
LESENSE - Low Energy Sensor Interface
silabs.com
| Building a more connected world.
Rev. 1.1 | 959