30.5.10 TRNGn_INITWAITVAL - Initial Wait Counter
Offset
Bit Position
0x034
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0xFF
Access
R
W
Name
Bit
Name
Reset
Access Description
31:8
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
7:0
VALUE
0xFF
RW
Wait counter value
Number of clock cycles to wait before sampling data from the noise source.
30.5.11 TRNGn_FIFO - FIFO Data (Actionable Reads)
Offset
Bit Position
0x100
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x00000000
Access
R
Name
Bit
Name
Reset
Access Description
31:0
VALUE
0x00000000
R
FIFO Read Data
Data may be read from the FIFO 32 bits at a time using this register.
Reference Manual
TRNG - True Random Number Generator
silabs.com
| Building a more connected world.
Rev. 1.1 | 1023