Bit
Name
Reset
Access Description
4
256CYCLES
Timeout period of 256 cycles
5
1KCYCLES
Timeout period of 1024 cycles
6
2KCYCLES
Timeout period of 2048 cycles
7
4KCYCLES
Timeout period of 4096 cycles
8
8KCYCLES
Timeout period of 8192 cycles
9
16KCYCLES
Timeout period of 16384 cycles
10
32KCYCLES
Timeout period of 32768 cycles
11:8
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
7:4
STEADYTIMEOUT
0x6
RW
Wait Duration in HFXO Startup Steady Wait State
Wait duration depends on the chosen XTAL (expected value is around 100 us). Program the desired duration measured in
cycles of (at least) 83 ns.
Value
Mode
Description
0
2CYCLES
Timeout period of 2 cycles
1
4CYCLES
Timeout period of 4 cycles
2
16CYCLES
Timeout period of 16 cycles
3
32CYCLES
Timeout period of 32 cycles
4
256CYCLES
Timeout period of 256 cycles
5
1KCYCLES
Timeout period of 1024 cycles
6
2KCYCLES
Timeout period of 2048 cycles
7
4KCYCLES
Timeout period of 4096 cycles
8
8KCYCLES
Timeout period of 8192 cycles
9
16KCYCLES
Timeout period of 16384 cycles
10
32KCYCLES
Timeout period of 32768 cycles
3:0
STARTUPTIMEOUT
0x7
RW
Wait Duration in HFXO Startup Enable Wait State
Wait duration depends on the chosen XTAL (expected value is between 100 us and 1600 us). Program the desired duration
measured in cycles of (at least) 83 ns.
Value
Mode
Description
0
2CYCLES
Timeout period of 2 cycles
1
4CYCLES
Timeout period of 4 cycles
2
16CYCLES
Timeout period of 16 cycles
3
32CYCLES
Timeout period of 32 cycles
4
256CYCLES
Timeout period of 256 cycles
5
1KCYCLES
Timeout period of 1024 cycles
6
2KCYCLES
Timeout period of 2048 cycles
7
4KCYCLES
Timeout period of 4096 cycles
8
8KCYCLES
Timeout period of 8192 cycles
Reference Manual
CMU - Clock Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 320