11.5.33 CMU_HFCOREPRESC - High Frequency Core Clock Prescaler Register
Offset
Bit Position
0x108
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x000
Access
R
W
Name
Bit
Name
Reset
Access Description
31:17
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
16:8
PRESC
0x000
RW
HFCORECLK Prescaler
Specifies the clock divider for HFCORECLK (relative to HFCLK).
Value
Description
PRESC
Clock division factor of PRESC+1.
7:0
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
11.5.34 CMU_HFPERPRESC - High Frequency Peripheral Clock Prescaler Register
Offset
Bit Position
0x10C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x000
Access
R
W
Name
Bit
Name
Reset
Access Description
31:17
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
16:8
PRESC
0x000
RW
HFPERCLK Prescaler
Specifies the clock divider for the HFPERCLK (relative to HFCLK).
Value
Description
PRESC
Clock division factor of PRESC+1.
7:0
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
Reference Manual
CMU - Clock Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 349