7.5.21 MSC_CACHECONFIG0 - Cache Configuration Register 0
Offset
Bit Position
0x098
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x3
Access
R
W
Name
Bit
Name
Reset
Access Description
31:2
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
1:0
CACHELPLEVEL
0x3
RW
Instruction Cache Low-Power Level
Use this to set the low-power level of the cache. In general, the default setting is best for most applications.
Value
Mode
Description
0
BASE
Base instruction cache functionality.
1
ADVANCED
Advanced buffering mode, where the cache uses the fetch pattern to
predict highly accessed data and store it in low-energy memory.
3
MINACTIVITY
Minimum activity mode, which allows the cache to minimize activity in
logic that it predicts has a low probability being used. This mode can
introduce wait-states into the instruction fetch stream when the cache
exits one of its low-activity states. The number of wait-states introduced
is small, but users running with 0-wait-state memory and wishing to re-
duce the variability that the cache might introduce with additional wait-
states may wish to lower the cache low-power level. Note, this mode
includes the advanced buffering mode functionality.
Reference Manual
MSC - Memory System Controller
silabs.com
| Building a more connected world.
Rev. 1.1 | 152