31.6.5 CRYPTO_DSTATUS - Data Status Register
Offset
Bit Position
0x014
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
X
0xX
0xX
0xX
Access
R
R
R
R
R
Name
Bit
Name
Reset
Access Description
31:25
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
24
CARRY
0
R
Carry From Arithmetic Operation
Set on carry from arithmetic operations
23:21
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
20
DDATA1MSB
X
R
MSB in DDATA1
Allows read of 255 in DDATA1. Does not depend on RESULTWIDTH in CRYPTO_WAC
19:16
DDATA0MSBS
0xX
R
MSB in DDATA0
Allows read of 4 MSBs in DDATA0. The bits depend on RESULTWIDTH in CRYPTO_WAC
15:12
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
11:8
DDATA0LSBS
0xX
R
LSBs in DDATA0
Allows read of 4 LSBs in DDATA0
7:4
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
3:0
DATA0ZERO
0xX
R
Data 0 Zero
This field contains flags indicating if any 32 bit part of DATA0 is 0.
Value
Mode
Description
1
ZERO0TO31
In DATA0 bits 0 to 31 are all zero.
2
ZERO32TO63
In DATA0 bits 32 to 63 are all zero.
4
ZERO64TO95
In DATA0 bits 64 to 95 are all zero.
8
ZERO96TO127
In DATA0 bits 96 to 127 are all zero.
Reference Manual
CRYPTO - Crypto Accelerator
silabs.com
| Building a more connected world.
Rev. 1.1 | 1057