23.5.9 VDACn_IEN - Interrupt Enable Register
Offset
Bit Position
0x020
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:30
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
29
OPA1OUTVALID
0
RW
OPA1OUTVALID Interrupt Enable
Enable/disable the OPA1OUTVALID interrupt
28
OPA0OUTVALID
0
RW
OPA0OUTVALID Interrupt Enable
Enable/disable the OPA0OUTVALID interrupt
27:22
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
21
OPA1PRSTIME-
DERR
0
RW
OPA1PRSTIMEDERR Interrupt Enable
Enable/disable the OPA1PRSTIMEDERR interrupt
20
OPA0PRSTIME-
DERR
0
RW
OPA0PRSTIMEDERR Interrupt Enable
Enable/disable the OPA0PRSTIMEDERR interrupt
19:18
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
17
OPA1APORTCON-
FLICT
0
RW
OPA1APORTCONFLICT Interrupt Enable
Enable/disable the OPA1APORTCONFLICT interrupt
16
OPA0APORTCON-
FLICT
0
RW
OPA0APORTCONFLICT Interrupt Enable
Enable/disable the OPA0APORTCONFLICT interrupt
15
EM23ERR
0
RW
EM23ERR Interrupt Enable
Enable/disable the EM23ERR interrupt
14:8
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
7
CH1BL
0
RW
CH1BL Interrupt Enable
Enable/disable the CH1BL interrupt
Reference Manual
VDAC - Digital to Analog Converter
silabs.com
| Building a more connected world.
Rev. 1.1 | 780