Bit
Name
Reset
Access Description
0
OF
0
(R)W1
Clear OF Interrupt Flag
Write 1 to clear the OF interrupt flag. Reading returns the value of the IF and clears the corresponding interrupt flags (This
feature must be enabled globally in MSC.).
13.5.10 RTCC_IEN - Interrupt Enable Register
Offset
Bit Position
0x024
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
0
0
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:11
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
10
MONTHTICK
0
RW
MONTHTICK Interrupt Enable
Enable/disable the MONTHTICK interrupt
9
DAYOWOF
0
RW
DAYOWOF Interrupt Enable
Enable/disable the DAYOWOF interrupt
8
DAYTICK
0
RW
DAYTICK Interrupt Enable
Enable/disable the DAYTICK interrupt
7
HOURTICK
0
RW
HOURTICK Interrupt Enable
Enable/disable the HOURTICK interrupt
6
MINTICK
0
RW
MINTICK Interrupt Enable
Enable/disable the MINTICK interrupt
5
CNTTICK
0
RW
CNTTICK Interrupt Enable
Enable/disable the CNTTICK interrupt
4
OSCFAIL
0
RW
OSCFAIL Interrupt Enable
Enable/disable the OSCFAIL interrupt
3
CC2
0
RW
CC2 Interrupt Enable
Enable/disable the CC2 interrupt
2
CC1
0
RW
CC1 Interrupt Enable
Enable/disable the CC1 interrupt
1
CC0
0
RW
CC0 Interrupt Enable
Enable/disable the CC0 interrupt
0
OF
0
RW
OF Interrupt Enable
Enable/disable the OF interrupt
Reference Manual
RTCC - Real Time Counter and Calendar
silabs.com
| Building a more connected world.
Rev. 1.1 | 396