8.6.2 LDMA_STATUS - DMA Status Register
Offset
Bit Position
0x004
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x08
0x10
0x0
0x0
0
0
Access
R
R
R
R
R
R
Name
Bit
Name
Reset
Access Description
31:29
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
28:24
CHNUM
0x08
R
Number of Channels
The value of CHNUM always reads the total number of channels present for this instance of the DMA controller module.
23:21
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
20:16
FIFOLEVEL
0x10
R
FIFO Level
The value of FIFOLEVEL indicates the number of entries currently in the FIFO. (Note when all channels are disabled, this
register will read the total number of entries in the FIFO.)
15:11
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
10:8
CHERROR
0x0
R
Errant Channel Number
When the ERROR flag is set in the LDMA_IF register, the CHERROR field will indicate the most recent channel to have a
transfer error.
7:6
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
5:3
CHGRANT
0x0
R
Granted Channel Number
The value of this field indicates the currently active channel or last active channel. Note that the reset value for this field is
zero.
2
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
1
ANYREQ
0
R
Any DMA Channel Request Pending
The value of this bit will be TRUE (1) if any requests are pending
0
ANYBUSY
0
R
Any DMA Channel Busy
The value of this bit will be TRUE (1) if one or more DMA channels are actively transferring data
Reference Manual
LDMA - Linked DMA Controller
silabs.com
| Building a more connected world.
Rev. 1.1 | 181