Bit
Name
Reset
Access Description
0b110
GPIOPIN14
GPIO pin 14 GPIOPIN14 (Asynchronous)
0b111
GPIOPIN15
GPIO pin 15 GPIOPIN15 (Asynchronous)
SOURCESEL =
0b0001110
(LETIMER0)
0b000
LETIMER0CH0
LETIMER CH0 Out LETIMER0CH0 (Asynchronous)
0b001
LETIMER0CH1
LETIMER CH1 Out LETIMER0CH1 (Asynchronous)
SOURCESEL =
0b0001111
(PCNT0)
0b000
PCNT0TCC
PCNT0 Triggered compare match PCNT0TCC (Asynchronous)
0b001
PCNT0UFOF
PCNT0 Counter overflow or underflow PCNT0UFOF (Asynchronous)
0b010
PCNT0DIR
PCNT0 Counter direction PCNT0DIR (Asynchronous)
SOURCESEL =
0b0010010
(CMU)
0b000
CMUCLKOUT0
Clock Output 0 CMUCLKOUT0 (Asynchronous)
0b001
CMUCLKOUT1
Clock Output 1 CMUCLKOUT1 (Asynchronous)
SOURCESEL =
0b0011000
(VDAC0)
0b000
VDAC0CH0
DAC ch0 conversion done VDAC0CH0
0b001
VDAC0CH1
DAC ch1 conversion done VDAC0CH1
0b010
VDAC0OPA0
OPA0 warmedup or outputvalid based on OPA0PRSOUTMODE mode
in OPACTRL. VDAC0OPA0 (Asynchronous)
0b011
VDAC0OPA1
OPA1 warmedup or outputvalid based on OPA1PRSOUTMODE mode
in OPACTRL. VDAC0OPA1 (Asynchronous)
SOURCESEL =
0b0011010
(CRYOTIMER)
0b000
CRYOTIMERPERIOD
CRYOTIMER Output CRYOTIMERPERIOD (Asynchronous)
SOURCESEL =
0b0110000
(USART0)
0b000
USART0IRTX
USART 0 IRDA out USART0IRTX
0b001
USART0TXC
USART 0 TX complete USART0TXC
0b010
USART0RXDATAV
USART 0 RX Data Valid USART0RXDATAV
0b011
USART0RTS
USART 0 RTS USART0RTS
0b101
USART0TX
USART 0 TX USART0TX
0b110
USART0CS
USART 0 CS USART0CS
SOURCESEL =
0b0110001
(USART1)
0b001
USART1TXC
USART 1 TX complete USART1TXC
0b010
USART1RXDATAV
USART 1 RX Data Valid USART1RXDATAV
0b011
USART1RTS
USART 1 RTS USART1RTS
0b101
USART1TX
USART 1 TX USART1TX
0b110
USART1CS
USART 1 CS USART1CS
SOURCESEL =
0b0111100
(TIMER0)
0b000
TIMER0UF
Timer 0 Underflow TIMER0UF
0b001
TIMER0OF
Timer 0 Overflow TIMER0OF
0b010
TIMER0CC0
Timer 0 Compare/Capture 0 TIMER0CC0
Reference Manual
PRS - Peripheral Reflex System
silabs.com
| Building a more connected world.
Rev. 1.1 | 444