10.5.18 EMU_DCDCCLIMCTRL - DCDC Power Train PFET Current Limiter Control Register
Offset
Bit Position
0x054
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0x1
Access
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:14
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
13
BYPLIMEN
0
RW
Bypass Current Limit Enable
Bypass current limit enable. Setting this bit limits maximum current drawn from DCDC input supply while DCDC is in BY-
PASS mode. Note that the device will see an additional ~10 μA of current draw when BYPLIMEN=1 and Bypass Mode is
enabled. To prevent this excess current, applications should disable the Bypass Current Limit (BYPLIMEN=0) once the
DVDD voltage has reached the main supply voltage in Bypass Mode. Reset with POR, Hard Pin Reset, or BOD Reset.
12:10
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
9:8
CLIMBLANKDLY
0x1
RW
Reserved for internal use. Do not change.
Reserved for internal use. Do not change.
7:0
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
Reference Manual
EMU - Energy Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 260