4.7.45 VDAC0MAINCAL - VDAC0 Cals for Main Path
Offset
Bit Position
0x184
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Access
RO
RO
RO
RO
RO
Name
Bit
Name
Access
Description
31:30
Reserved
Reserved for future use
29:24
GAINERRTRIMVDDANAEXTPIN
RO
Gain Error Trim Value for DAC main output using references
VDDANA and EXTPIN
23:18
GAINERRTRIM2V5
RO
Gain Error Trim Value for DAC main output using reference 2V5
17:12
GAINERRTRIM1V25
RO
Gain Error Trim Value for DAC main output using reference
1V25
11:6
GAINERRTRIM2V5LN
RO
Gain Error Trim Value for DAC main output using reference
2V5LN
5:0
GAINERRTRIM1V25LN
RO
Gain Error Trim Value for DAC main output using reference
1V25LN
Reference Manual
Memory and Bus System
silabs.com
| Building a more connected world.
Rev. 1.1 | 95