12.5.6 SMU_PPUPATD0 - PPU Privilege Access Type Descriptor 0
Set peripheral bits to 1 to mark as privileged access only
Offset
Bit Position
0x050
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31
SMU
0
RW
Security Management Unit access control bit
Access control only for SMU
30
RTCC
0
RW
Real-Time Counter and Calendar access control bit
Access control only for RTCC
29
RMU
0
RW
Reset Management Unit access control bit
Access control only for RMU
28:25
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
24
PCNT0
0
RW
Pulse Counter 0 access control bit
Access control only for PCNT0
23
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
22
LEUART0
0
RW
Low Energy UART 0 access control bit
Access control only for LEUART0
21
LETIMER0
0
RW
Low Energy Timer 0 access control bit
Access control only for LETIMER0
20
LESENSE
0
RW
Low Energy Sensor Interface access control bit
Access control only for LESENSE
19
LDMA
0
RW
Linked Direct Memory Access Controller access control bit
Access control only for LDMA
18
MSC
0
RW
Memory System Controller access control bit
Access control only for MSC
17
IDAC0
0
RW
Current Digital to Analog Converter 0 access control bit
Access control only for IDAC0
16
I2C0
0
RW
I2C 0 access control bit
Access control only for I2C0
15
GPIO
0
RW
General purpose Input/Output access control bit
Access control only for GPIO
Reference Manual
SMU - Security Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 371