Bit
Name
Reset
Access Description
11:8
PFETCNT
0x7
RW
PFET Switch Number Selection
Low Noise mode PFET power switch count number. The selected number of switches are 1. Reset with POR,
Hard Pin Reset, or BOD Reset.
7:6
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
5
LNFORCECCMIMM
0
RW
Force DCDC Into CCM Mode Immediately, Based on LNFOR-
CECCM
When set, this bit allows software to change LNFORCECCM bit and have the change take effect while DCDC is running.
Otherwise, LNFORCECCM must be programmed prior to enabling the DCDC.
4:3
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
2
LPCMPHYSHI
1
RW
Comparator Threshold on the High Side
Reserved for internal use. Should always be set to 1.
1
LPCMPHYSDIS
1
RW
Disable LP Mode Hysteresis in the State Machine Control
Reserved for internal use. Should always be set to 1.
0
LNFORCECCM
0
RW
Force DCDC Into CCM Mode in Low Noise Operation
When this bit is set to 0 in low noise mode, the zero detector is configured as zero-crossing detector and the DCDC will be
in forced CCM mode. The threshold set by ZDETILIMSEL will be ignored. When this bit is set to 1 in low noise mode, the
zero detector is configured as reverse-current limiter and the DCDC will be in DCM mode. The reverse current limit level is
set by ZDETILIMSEL. In low power mode, the zero detector is always configured as zero-crossing detector. Reset with
POR, Hard Pin Reset, or BOD reset.
Reference Manual
EMU - Energy Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 258