23.5.20 VDACn_OPAx_CAL - Operational Amplifier Calibration Register
Offset
Bit Position
0x0B8
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x00
0x00
0x0
0x4
0x0
0x7
0x7
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
30:26
OFFSETN
0x00
RW
OPAx Inverting Input Offset Configuration Value
This register contains the offset calibration value for inverting input. Program with value obtained from Device Information
page (DEVINFO_OPAxCALn) depending on OPAMP number and chosen DRIVESTRENGTH.
25
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
24:20
OFFSETP
0x00
RW
OPAx Non-Inverting Input Offset Configuration Value
This register contains the offset calibration value for Non-inverting input offset. Program with value obtained from Device
Information page (DEVINFO_OPAxCALn) depending on OPAMP number and chosen DRIVESTRENGTH.
19
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
18:17
GM3
0x0
RW
Gm3 Trim Value
Gm trim code of OPAMP stage 3. Additional trim for OPAMP stage 3. Program with value obtained from Device Information
page (DEVINFO_OPAxCALn) depending on OPAMP number and chosen DRIVESTRENGTH.
16
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
15:13
GM
0x4
RW
Gm Trim Value
Gm trim value common to all OPAMP stages to keep the bandwidth insensitive to process variation. Program with value
obtained from Device Information page (DEVINFO_OPAxCALn) depending on OPAMP number and chosen DRIVES-
TRENGTH.
12
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
11:10
CM3
0x0
RW
Compensation Cap Cm3 Trim Value
Program with value obtained from Device Information page (DEVINFO_OPAxCALn) depending on OPAMP number and
chosen DRIVESTRENGTH.
9
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
8:5
CM2
0x7
RW
Compensation Cap Cm2 Trim Value
Program with value obtained from Device Information page (DEVINFO_OPAxCALn) depending on OPAMP number and
chosen DRIVESTRENGTH.
4
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
Reference Manual
VDAC - Digital to Analog Converter
silabs.com
| Building a more connected world.
Rev. 1.1 | 795