32.5 Register Description
32.5.1 GPIO_Px_CTRL - Port Control Register
Offset
Bit Position
0x000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0x5
0
0
0x5
0
Access
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:29
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
28
DINDISALT
0
RW
Alternate Data in Disable
Data input disable for port pins using alternate modes.
27:23
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
22:20
SLEWRATEALT
0x5
RW
Alternate Slewrate Limit for Port
Slewrate limit for port pins using alternate modes. Higher values represent faster slewrates.
19:17
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
16
DRIVESTRENGTH-
ALT
0
RW
Alternate Drive Strength for Port
Drive strength setting for port pins using alternate drive strength.
Value
Mode
Description
0
STRONG
10 mA drive current
1
WEAK
1 mA drive current
15:13
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
12
DINDIS
0
RW
Data in Disable
Data input disable for port pins not using alternate modes.
11:7
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
6:4
SLEWRATE
0x5
RW
Slewrate Limit for Port
Slewrate limit for port pins not using alternate modes. Higher values represent faster slewrates.
3:1
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
Reference Manual
GPIO - General Purpose Input/Output
silabs.com
| Building a more connected world.
Rev. 1.1 | 1094