Bit
Name
Reset
Access Description
6
DIV64
The period counter clock frequency is LFACLK
LESENSE
/64
7
DIV128
The period counter clock frequency is LFACLK
LESENSE
/128
7
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
6:4
LFPRESC
0x0
RW
Prescaling Factor for Low Frequency Timer
This bitfield is used to divide the clock to the low frequency timer
Value
Mode
Description
0
DIV1
Low frequency timer is clocked with LFACLK
LESENSE
/1
1
DIV2
Low frequency timer is clocked with LFACLK
LESENSE
/2
2
DIV4
Low frequency timer is clocked with LFACLK
LESENSE
/4
3
DIV8
Low frequency timer is clocked with LFACLK
LESENSE
/8
4
DIV16
Low frequency timer is clocked with LFACLK
LESENSE
/16
5
DIV32
Low frequency timer is clocked with LFACLK
LESENSE
/32
6
DIV64
Low frequency timer is clocked with LFACLK
LESENSE
/64
7
DIV128
Low frequency timer is clocked with LFACLK
LESENSE
/128
3:2
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
1:0
AUXPRESC
0x0
RW
Prescaling Factor for High Frequency Timer
This bitfield is used to divide the clock to the high frequency timer
Value
Mode
Description
0
DIV1
High frequency timer is clocked with AUXHFRCO/1
1
DIV2
High frequency timer is clocked with AUXHFRCO/2
2
DIV4
High frequency timer is clocked with AUXHFRCO/4
3
DIV8
High frequency timer is clocked with AUXHFRCO/8
Reference Manual
LESENSE - Low Energy Sensor Interface
silabs.com
| Building a more connected world.
Rev. 1.1 | 958