20.5.21 TIMERn_DTFC - DTI Fault Configuration Register
Offset
Bit Position
0x0A8
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0x0
0x0
0x0
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:28
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
27
DTLOCKUPFEN
0
RW
DTI Lockup Fault Enable
Set this bit to 1 to enable core lockup as a fault source
26
DTDBGFEN
0
RW
DTI Debugger Fault Enable
Set this bit to 1 to enable debugger as a fault source
25
DTPRS1FEN
0
RW
DTI PRS 1 Fault Enable
Set this bit to 1 to enable PRS source 1(PRS channel determined by DTPRS1FSEL) as a fault source
24
DTPRS0FEN
0
RW
DTI PRS 0 Fault Enable
Set this bit to 1 to enable PRS source 0(PRS channel determined by DTPRS0FSEL) as a fault source
23:18
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
17:16
DTFA
0x0
RW
DTI Fault Action
Select fault action.
Value
Mode
Description
0
NONE
No action on fault
1
INACTIVE
Set outputs inactive
2
CLEAR
Clear outputs
3
TRISTATE
Tristate outputs
15:12
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
11:8
DTPRS1FSEL
0x0
RW
DTI PRS Fault Source 1 Select
Select PRS channel for fault source 1.
Value
Mode
Description
0
PRSCH0
PRS Channel 0 selected as fault source 1
1
PRSCH1
PRS Channel 1 selected as fault source 1
2
PRSCH2
PRS Channel 2 selected as fault source 1
Reference Manual
TIMER/WTIMER - Timer/Counter
silabs.com
| Building a more connected world.
Rev. 1.1 | 708