Bit
Name
Reset
Access Description
17
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
16
APORTOUTENPRS
0
RW
PRS Controlled APORT Output Enable
Enable PRS Control of the IDAC APORT output enable.
Value
Description
0
APORT output enable controlled by IDAC_APORTOUTEN.
1
APORT output enable controlled by PRS channel selected by
PRSSEL.
15
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
14
APORTMASTERDIS 0
RW
APORT Bus Master Disable
Determines if the IDAC will request the APORT bus selected by APORTOUTSEL. This bit allows multiple APORT connec-
ted devices to monitor the same APORT bus simultaneously by allowing the IDAC to not master the selected bus. When 1,
the determination is expected to be from another peripheral, and the IDAC only passively looks at the bus. When 1, the
selection of channel for a selected bus is ignored (the bus is not), and will be whatever selection the external device mas-
tering the bus has configured for the APORT bus.
Value
Description
0
Bus mastering enabled
1
Bus mastering disabled
13
EM2DELAY
0
RW
EM2 Delay
Delays EM2 entry until the IDAC output is stable
12
PWRSEL
0
RW
Power Select
Selects the power source for the IDAC
Mode
Value
Description
ANA
0
VDDX_ANA
IO
1
IOVDD
11:4
APORTOUTSEL
0x00
RW
APORT Output Select
Select output mode.
APORT1XCH0
0x20
APORT1X Channel 0
APORT1YCH1
0x21
APORT1Y Channel 1
APORT1XCH2
0x22
APORT1X Channel 2
APORT1YCH3
0x23
APORT1Y Channel 3
APORT1XCH4
0x24
APORT1X Channel 4
APORT1YCH5
0x25
APORT1Y Channel 5
. . .
. . .
. . .
APORT1XCH30
0x3e
APORT1X Channel 30
APORT1YCH31
0x3f
APORT1Y Channel 31
Reference Manual
IDAC - Current Digital to Analog Converter
silabs.com
| Building a more connected world.
Rev. 1.1 | 925