ISD94100 Series Technical Reference Manual
Sep 9, 2019
Page
795
of 928
Rev1.09
IS
D
9
410
0
S
ER
IE
S
T
E
C
HN
ICA
L
RE
F
E
RE
NCE
M
AN
U
AL
Bits
Description
[11]
ADOVIF3
ADC ADINT3 Interrupt Flag Overrun
0 = ADINT3 interrupt flag is not overwritten to 1.
1 = ADINT3 interrupt flag is overwritten to 1.
Note:
This bit is cleared by writing 1 to it.
[10]
ADOVIF2
ADC ADINT2 Interrupt Flag Overrun
0 = ADINT2 interrupt flag is not overwritten to 1.
1 = ADINT2 interrupt flag is s overwritten to 1.
Note:
This bit is cleared by writing 1 to it.
[9]
ADOVIF1
ADC ADINT1 Interrupt Flag Overrun
0 = ADINT1 interrupt flag is not overwritten to 1.
1 = ADINT1 interrupt flag is overwritten to 1.
Note:
This bit is cleared by writing 1 to it.
[8]
ADOVIF0
ADC ADINT0 Interrupt Flag Overrun
0 = ADINT0 interrupt flag is not overwritten to 1.
1 = ADINT0 interrupt flag is overwritten to 1.
Note:
This bit is cleared by writing 1 to it.
[7]
ADCMPF3
ADC Compare 3 Flag
When the specific sample module ADC conversion result meets setting condition in
EADC_CMP3 then this bit is set to 1.
0 = Conversion result in EADC_DAT does not meet EADC_CMP3 register setting.
1 = Conversion result in EADC_DAT meets EADC_CMP3 register setting.
Note:
This bit is cleared by writing 1 to it.
[6]
ADCMPF2
ADC Compare 2 Flag
When the specific sample module ADC conversion result meets setting condition in
EADC_CMP2 then this bit is set to 1.
0 = Conversion result in EADC_DAT does not meet EADC_CMP2 register setting.
1 = Conversion result in EADC_DAT meets EADC_CMP2 register setting.
Note:
This bit is cleared by writing 1 to it.
[5]
ADCMPF1
ADC Compare 1 Flag
When the specific sample module ADC conversion result meets setting condition in
EADC_CMP1 then this bit is set to 1.
0 = Conversion result in EADC_DAT does not meet EADC_CMP1 register setting.
1 = Conversion result in EADC_DAT meets EADC_CMP1 register setting.
Note:
This bit is cleared by writing 1 to it.
[4]
ADCMPF0
ADC Compare 0 Flag
When the specific sample module ADC conversion result meets setting condition in
EADC_CMP0 then this bit is set to 1.
0 = Conversion result in EADC_DAT does not meet EADC_CMP0 register setting.
1 = Conversion result in EADC_DAT meets EADC_CMP0 register setting.
Note:
This bit is cleared by writing 1 to it.
Содержание ISD94100 Series
Страница 528: ...ISD94100 Series Technical Reference Manual Sep 9 2019 Page 528 of 928 Rev1 09 ISD94100 SERIES TECHNICAL REFERENCE MANUAL...
Страница 626: ...ISD94100 Series Technical Reference Manual Sep 9 2019 Page 626 of 928 Rev1 09 ISD94100 SERIES TECHNICAL REFERENCE MANUAL...
Страница 702: ...ISD94100 Series Technical Reference Manual Sep 9 2019 Page 702 of 928 Rev1 09 ISD94100 SERIES TECHNICAL REFERENCE MANUAL...
Страница 875: ...ISD94100 Series Technical Reference Manual Sep 9 2019 Page 875 of 928 Rev1 09 ISD94100 SERIES TECHNICAL REFERENCE MANUAL...