
Section 25 Electrical Characteristics
Rev. 4.00 Sep. 14, 2005 Page 923 of 982
REJ09B0023-0400
25.3.3
AC Bus Timing
Table 25.8 Bus Timing
Conditions: Clock mode 2/6/7, V
CC
Q
=
3.0 V to 3.6 V, V
SS
Q = 0 V, Ta
=
−
40°C to
+
85°C
B
φ
= 50 MHz
*
Item Symbol
Min.
Max.
Unit
Figure(s)
Address delay time 1
t
AD1
1
12
ns
25.13 to 25.39
Address delay time 2
t
AD2
1/2t
cyc
1/2t
cyc
+ 12
ns
25.22
Address delay time 3
t
AD3
1/2t
cyc
1/2t
cyc
+ 12
ns
25.40, 25.41
Address setup time
t
AS
0
—
ns
25.13 to 25.18
Address hold time
t
AH
0
—
ns
25.13 to 25.17
BS
delay time
t
BSD
—
12
ns
25.13 to 25.36
CS
delay time 1
t
CSD1
1
12
ns
25.13 to 25.39
CS
delay time 2
t
CSD2
1/2t
cyc
1/2t
cyc
+ 12
ns
25.40, 25.41
Read write delay time 1
t
RWD1
1
12
ns
25.13 to 25.39
Read write delay time 2
t
RWD2
1/2t
cyc
1/2t
cyc
+ 12
ns
25.40, 25.41
Read strobe delay time
t
RSD
1/2t
cyc
1/2t
cyc
+ 12
ns
25.13 to 25.18,
25.20 to 25.22
Read data setup time 1
t
RDS1
1/2t
cyc
+ 8
—
ns
25.13 to 25.18,
25.20, 25.21
Read data setup time 2
t
RDS2
8
—
ns
25.23 to 25.26,
25.31 to 25.33
Read data setup time 3
t
RDS3
1/2t
cyc
+ 8
—
ns
25.22
Read data setup time 4
t
RDS4
1/2t
cyc
+ 8
—
ns
25.40
Read data hold time 1
t
RDH1
0
—
ns
25.13 to 25.18,
25.20
Read data hold time 2
t
RDH2
2
—
ns
25.23 to 25.26,
25.31 to 25.33
Read data hold time 3
t
RDH3
0
—
ns 25.22
Read data hold time 4
t
RDH4
1/2t
cyc
+ 5
—
ns
25.40
Write enable delay time 1
t
WED1
1/2t
cyc
1/2t
cyc
+ 12
ns
25.13 to 25.18,
25.20
Write enable delay time 2
t
WED2
—
12
ns 25.21
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...