
Rev. 4.00 Sep. 14, 2005 Page xix of l
Section 14 U Memory........................................................................................451
14.1
Features.............................................................................................................................. 451
14.2
U Memory Access from CPU ............................................................................................ 452
14.3
U Memory Access from DSP............................................................................................. 452
14.4
U Memory Access from DMAC ........................................................................................ 452
14.5
Usage Note......................................................................................................................... 453
14.6
Sleep Mode ........................................................................................................................ 453
14.7
Address Error ..................................................................................................................... 453
Section 15 User Debugging Interface (H-UDI) .................................................455
15.1
Features.............................................................................................................................. 455
15.2
Input/Output Pins ............................................................................................................... 456
15.3
Register Descriptions ......................................................................................................... 457
15.3.1
Bypass Register (SDBPR) .................................................................................... 457
15.3.2
Instruction Register (SDIR) .................................................................................. 457
15.3.3
Boundary Scan Register (SDBSR) ....................................................................... 458
15.3.4
ID Register (SDID) ............................................................................................... 467
15.4
Operation ........................................................................................................................... 468
15.4.1
TAP Controller ..................................................................................................... 468
15.4.2
Reset Configuration .............................................................................................. 469
15.4.3
TDO Output Timing ............................................................................................. 469
15.4.4
H-UDI Reset ......................................................................................................... 470
15.4.5
H-UDI Interrupt .................................................................................................... 470
15.5
Boundary Scan ................................................................................................................... 471
15.5.1
Supported Instructions .......................................................................................... 471
15.5.2
Points for Attention............................................................................................... 472
15.6
Usage Notes ....................................................................................................................... 472
Section 16 I
2
C Bus Interface 2 (IIC2) ................................................................473
16.1
Features.............................................................................................................................. 473
16.2
Input/Output Pins ............................................................................................................... 475
16.3
Register Descriptions ......................................................................................................... 476
16.3.1
I
2
C Bus Control Register 1 (ICCR1) ..................................................................... 476
16.3.2
I
2
C Bus Control Register 2 (ICCR2) ..................................................................... 479
16.3.3
I
2
C Bus Mode Register (ICMR)............................................................................ 480
16.3.4
I
2
C Bus Interrupt Enable Register (ICIER) ........................................................... 482
16.3.5
I
2
C Bus Status Register (ICSR)............................................................................. 484
16.3.6
Slave Address Register (SAR).............................................................................. 486
16.3.7
I
2
C Bus Transmit Data Register (ICDRT)............................................................. 487
16.3.8
I
2
C Bus Receive Data Register (ICDRR).............................................................. 487
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...