
Section 25 Electrical Characteristics
Rev. 4.00 Sep. 14, 2005 Page 954 of 982
REJ09B0023-0400
25.3.8 Peripheral
Module Signal Timing
Table 25.9 Peripheral Module Signal Timing
Conditions: V
CC
Q = 3.0 V to 3.6 V, V
CC
= 1.8 V
±
5%, AV
CC
= 3.0 V to 3.6 V,
V
SS
= V
SS
Q = AV
SS
= 0 V, Ta
=
−
40°C to
+
85°C
Module Item
Symbol Min.
Max.
Unit Figure(s)
SCIF
Input clock cycle (synchronous)
16
—
t
Pcyc
25.42
(asynchronous)
t
Scyc
4 — t
Pcyc
25.42
Input clock rising time
t
SCKR
—
1.5
t
Pcyc
25.42
Input clock falling time
t
SCKF
—
1.5
t
Pcyc
25.42
Input clock width
t
SCKW
0.4
0.6
t
Scyc
25.42
Transmit data delay time
(synchronous)
t
TXD
—
3
t
Pcyc
+ 15 ns
25.43
Receive data setup time
(synchronous)
t
RXS
4
t
Pcyc
+ 15 —
ns
25.43
Receive data hold time
(synchronous)
t
RXH
100
—
ns
25.43
PORT Output data delay time
t
PORTD
—
100
Input data setup time
t
PORTS2
100
—
Input data hold time
t
PORTH2
100
—
ns 25.44
DMAC
DREQ
setup time
t
DREQ
8
—
DREQ
hold time
t
DREQH
8
—
25.45
DACK
,
TEND
delay time
t
DACD
—
12
ns
25.46
Note:
*
t
Pcyc
indicate Pclock cycle.
t
SCKW
t
SCKR
t
SCKF
t
Scyc
SCK
Figure 25.42 SCK Input Clock Timing
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...