
Section 20 USB Function Module
Rev. 4.00 Sep. 14, 2005 Page 749 of 982
REJ09B0023-0400
In on-chip transceiver bypass mode (the XVEROFF bit of the USBXVERCR register is 1), a
Philips PDIUSBP11 Series transceiver or compatible product can be connected (when using a
compatible product, carry out evaluation and investigation with the manufacturer supplying the
transceiver beforehand).
20.3 Register
Descriptions
The USB has the following registers.
•
USB interrupt flag register 0 (USBIFR0)
•
USB interrupt flag register 1 (USBIFR1)
•
USB interrupt flag register 2 (USBIFR2)
•
USB interrupt select register 0 (USBISR0)
•
USB interrupt select register 1 (USBISR1)
•
USB interrupt enable register 0 (USBIER0)
•
USB interrupt enable register 1 (USBIER1)
•
USB interrupt enable register 2 (USBIER2)
•
USBEP0i data register (USBEPDR0i)
•
USBEP0o data register (USBEPDR0o)
•
USBEP0s data register (USBEPDR0s)
•
USBEP1 data register (USBEPDR1)
•
USBEP2 data register (USBEPDR2)
•
USBEP3 data register (USBEPDR3)
•
USBEP0o receive data size register (USBEPSZ0o)
•
USBEP1 receive data size register (USBEPSZ1)
•
USB trigger register (USBTRG)
•
USB data status register (USBDASTS)
•
USB FIFO clear register (USBFCLR)
•
USB DMA transfer setting register (USBDMAR)
•
USB endpoint stall register (USBEPSTL)
•
USB transceiver control register (USBXVERCR)
•
USB bus power control register (USBCTRL)
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...