
Rev. 4.00 Sep. 14, 2005 Page xlv of l
Table 7.8
LRU and Way Replacement (when W2LOCK = 1 and W3LOCK = 1)............... 186
Section 8 X/Y Memory
Table 8.1
X/Y Memory Specifications ................................................................................. 193
Section 9 Exception Handling
Table 9.1
Exception Event Vectors....................................................................................... 204
Table 9.2
Type of Reset........................................................................................................ 206
Table 9.3
Instruction Positions and Restriction Types.......................................................... 210
Table 9.4
SPC Value When a Re-Execution Type Exception Occurs in Repeat Control ..... 213
Table 9.5
Exception Acceptance in the Repeat Loop ........................................................... 214
Table 9.6
Instruction Where a Specific Exception Occurs
When a Memory Access Exception Occurs in Repeat Control............................. 215
Section 10 Interrupt Controller (INTC)
Table 10.1
Pin Configuration.................................................................................................. 221
Table 10.2
Interrupt Sources and IPRB to IPRJ ..................................................................... 224
Table 10.3
Correspondence between Interrupt Sources and IMR0 to IMR10 ........................ 230
Table 10.4
Correspondence between Interrupt Sources and IMCR0 to IMCR10................... 232
Table 10.5
Interrupt Exception Handling Sources and Priority .............................................. 236
Section 11 User Break Controller (UBC)
Table 11.1
Specifying Break Address Register ...................................................................... 246
Table 11.2
Specifying Break Data Register............................................................................ 248
Table 11.3
Data Access Cycle Addresses and Operand Size Comparison Conditions........... 258
Section 12 Bus State Controller (BSC)
Table 12.1
Pin Configuration.................................................................................................. 272
Table 12.2
Address Space Map 1 (CMNCR.MAP = 0).......................................................... 275
Table 12.3
Address Space Map 2 (CMNCR.MAP = 1).......................................................... 276
Table 12.4
Correspondence between External Pin MD3 and Bus Width of Area 0 ............... 277
Table 12.5
32-Bit External Device Access and Data Alignment ............................................ 321
Table 12.6
16-Bit External Device Access and Data Alignment ............................................ 322
Table 12.7
8-Bit External Device Access and Data Alignment .............................................. 323
Table 12.8
Relationship between BSZ1, 0, A2/3ROW1, 0, and
Address
Multiplex
Output (1)-1............................................................................ 340
Table 12.8
Relationship between BSZ1, 0, A2/3ROW1, 0, and
Address
Multiplex
Output (1)-2............................................................................ 341
Table 12.9
Relationship between BSZ1, 0, A2/3ROW1, 0, and
Address
Multiplex
Output (2)-1............................................................................ 342
Table 12.9
Relationship between BSZ1, 0, A2/3ROW1, 0, and
Address
Multiplex
Output (2)-2............................................................................ 343
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...