
Rev. 4.00 Sep. 14, 2005 Page xvii of l
10.6.2
Timing to Clear an Interrupt Source ..................................................................... 240
Section 11 User Break Controller (UBC) ..........................................................241
11.1
Features.............................................................................................................................. 241
11.2
Register Descriptions ......................................................................................................... 243
11.2.1
Break Address Register A (BARA) ...................................................................... 243
11.2.2
Break Address Mask Register A (BAMRA)......................................................... 244
11.2.3
Break Bus Cycle Register A (BBRA)................................................................... 244
11.2.4
Break Address Register B (BARB) ...................................................................... 246
11.2.5
Break Address Mask Register B (BAMRB) ......................................................... 247
11.2.6
Break Data Register B (BDRB) ............................................................................ 247
11.2.7
Break Data Mask Register B (BDMRB)............................................................... 248
11.2.8
Break Bus Cycle Register B (BBRB) ................................................................... 249
11.2.9
Break Control Register (BRCR) ........................................................................... 251
11.2.10
Execution Times Break Register (BETR)............................................................. 254
11.2.11
Branch Source Register (BRSR)........................................................................... 254
11.2.12
Branch Destination Register (BRDR)................................................................... 255
11.3
Operation ........................................................................................................................... 256
11.3.1
Flow of the User Break Operation ........................................................................ 256
11.3.2
Break on Instruction Fetch Cycle.......................................................................... 257
11.3.3
Break on Data Access Cycle................................................................................. 258
11.3.4
Break on X/Y-Memory Bus Cycle........................................................................ 259
11.3.5
Sequential Break ................................................................................................... 260
11.3.6
Value of Saved Program Counter ......................................................................... 260
11.3.7
PC Trace ............................................................................................................... 261
11.3.8
Usage Examples.................................................................................................... 262
11.4
Usage Notes ....................................................................................................................... 266
Section 12 Bus State Controller (BSC)..............................................................269
12.1
Features.............................................................................................................................. 269
12.2
Input/Output Pins ............................................................................................................... 272
12.3
Area Overview ................................................................................................................... 273
12.3.1
Area Division........................................................................................................ 273
12.3.2
Shadow Area......................................................................................................... 274
12.3.3
Address Map ......................................................................................................... 275
12.3.4
Area 0 Memory Type and Memory Bus Width .................................................... 277
12.4
Register Descriptions ......................................................................................................... 277
12.4.1
Common Control Register (CMNCR) .................................................................. 278
12.4.2
CSn Space Bus Control Register (CSnBCR) (n = 0, 2, 3, 4, 5A, 5B, 6A, 6B) ..... 281
12.4.3
CSn Space Wait Control Register (CSnWCR) (n = 0, 2, 3, 4, 5A, 5B, 6A, 6B)... 286
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...