
Section 23 I/O Ports
Rev. 4.00 Sep. 14, 2005 Page 849 of 982
REJ09B0023-0400
Table 23.3 Port C Data Register (PCDR) Read/Write Operations
PCnMD2 PCnMD1 Pin
State
Read
Write
0
0
Input
Pin state
Data is written to PCDR, but does not affect
pin state.
1
Output
PCDR value Data is written to PCDR and the value is
output from the pin.
1 0 Reserved
1
Other functions Pin state
Data is written to PCDR, but does not affect
pin state.
(n = 0 to 15)
23.4 Port
D
Port D comprises a 16-bit input/output port with the pin configuration shown in figure 23.4. Each
pin is controlled by the port D control register (PDCR) in the PFC.
Port D
PTD15 (input/output)/D31 (input/output)
PTD14 (input/output)/D30 (input/output)
PTD13 (input/output)/D29 (input/output)
PTD12 (input/output)/D28 (input/output)
PTD11 (input/output)/D27 (input/output)
PTD10 (input/output)/D26 (input/output)
PTD9 (input/output)/D25 (input/output)
PTD8 (input/output)/D24 (input/output)
PTD7 (input/output)/D23 (input/output)
PTD6 (input/output)/D22 (input/output)
PTD5 (input/output)/D21 (input/output)
PTD4 (input/output)/D20 (input/output)
PTD3 (input/output)/D19 (input/output)
PTD2 (input/output)/D18 (input/output)
PTD1 (input/output)/D17 (input/output)
PTD0 (input/output)/D16 (input/output)
Figure 23.4 Port D
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...