
Section 19 Serial Communication Interface with FIFO (SCIF)
Rev. 4.00 Sep. 14, 2005 Page 689 of 982
REJ09B0023-0400
19.3 Register
Description
The SCIF has the following registers. These registers specify the data format and bit rate, and
control the transmitter and receiver sections.
•
Receive FIFO data register_0 (SCFRDR_0)
•
Transmit FIFO data register_0 (SCFTDR_0)
•
Serial mode register_0 (SCSMR_0)
•
Serial control register_0 (SCSCR_0)
•
Serial status register_0 (SCFSR_0)
•
Bit rate register_0 (SCBRR_0)
•
FIFO control register_0 (SCFCR_0)
•
FIFO data count register_0 (SCFDR_0)
•
Serial port register_0 (SCSPTR_0)
•
Line status register_0 (SCLSR_0)
•
Receive FIFO data register_1 (SCFRDR_1)
•
Transmit FIFO data register_1 (SCFTDR_1)
•
Serial mode register_1 (SCSMR_1)
•
Serial control register_1 (SCSCR_1)
•
Serial status register_1 (SCFSR_1)
•
Bit rate register_1 (SCBRR_1)
•
FIFO control register_1 (SCFCR_1)
•
FIFO data count register_1 (SCFDR_1)
•
Serial port register_1 (SCSPTR_1)
•
Line status register_1 (SCLSR_1)
•
Receive FIFO data register_2 (SCFRDR_2)
•
Transmit FIFO data register_2 (SCFTDR_2)
•
Serial mode register_2 (SCSMR_2)
•
Serial control register_2 (SCSCR_2)
•
Serial status register_2 (SCFSR_2)
•
Bit rate register_2 (SCBRR_2)
•
FIFO control register_2 (SCFCR_2)
•
FIFO data count register_2 (SCFDR_2)
•
Serial port register_2 (SCSPTR_2)
•
Line status register_2 (SCLSR_2)
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...