
Section 2 CPU
Rev. 4.00 Sep. 14, 2005 Page 72 of 982
REJ09B0023-0400
Instruction
Instruction Code
Operation
Execution
States
T Bit
MOV.L Rm,@(R0,Rn)
0000nnnnmmmm0110
Rm
→
(R0 + Rn)
1
—
MOV.B @(R0,Rm),Rn
0000nnnnmmmm1100
(R0 + Rm)
→
Sign extension
→
Rn
1 —
MOV.W @(R0,Rm),Rn
0000nnnnmmmm1101
(R0 + Rm)
→
Sign extension
→
Rn
1 —
MOV.L @(R0,Rm),Rn
0000nnnnmmmm1110
(R0 + Rm)
→
Rn
1
—
MOV.B R0,@(disp,GBR)
11000000dddddddd
R0
→
(disp + GBR)
1
—
MOV.W R0,@(disp,GBR)
11000001dddddddd
R0
→
(disp
×
2
+ GBR)
1
—
MOV.L R0,@(disp,GBR)
11000010dddddddd
R0
→
(disp
×
4
+ GBR)
1
—
MOV.B @(disp,GBR),R0
11000100dddddddd
(disp + GBR)
→
Sign
extension
→
R0
1 —
MOV.W @(disp,GBR),R0
11000101dddddddd
(disp
×
2
+ GBR)
→
Sign extension
→
R0
1 —
MOV.L @(disp,GBR),R0
11000110dddddddd
(disp
×
4
+ GBR)
→
R0 1
—
MOVA @(disp,PC),R0
11000111dddddddd
disp
×
4
+ PC
→
R0
1
—
MOVT Rn
0000nnnn00101001
T
→
Rn
1
—
SWAP.B Rm,Rn
0110nnnnmmmm1000
Rm
→
Swap lowest two
bytes
→
Rn
1 —
SWAP.W Rm,Rn
0110nnnnmmmm1001
Rm
→
Swap two consecutive
words
→
Rn
1 —
XTRCT Rm,Rn
0010nnnnmmmm1101
Middle 32 bits of Rm and
Rn
→
Rn
1
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...