
Section 24 List of Registers
Rev. 4.00 Sep. 14, 2005 Page 875 of 982
REJ09B0023-0400
Register Name
Abbreviation
Bit No.
Address
Module
Access States
Port J control register
PJCR 32
H'A443
0020
PFC 8/16/32
Port E I/O register
PEIOR
16
H'A443 0038
8/16
Port E MTU R/W enable register
PEMTURWER
16
H'A443 003A
8/16
—
— —
— —
—
Port A data register
PADR
16
H'A443 0026
PORT
8/16
Port B data register
PBDR
16
H'A443 0028
8/16
Port C data register
PCDR
16
H'A443 002A
8/16
Port D data register
PDDR
16
H'A443 002C
8/16
Port E data register
PEDR
16
H'A443 002E
8/16
Port F data register
PFDR
16
H'A443 0030
8/16
Port G data register
PGDR
16
H'A443 0032
8/16
Port H data register
PHDR
16
H'A443 0034
8/16
Port J data register
PJDR
16
H'A443 0036
8/16
Notes: 1. This register only accepts 16-bit writing to prevent incorrect writing. In this case, the
upper eight bits of the data must be H
'
5A, otherwise writing cannot be performed.
When reading, read from the same address in bytes.
2. This register only accepts 16-bit writing to prevent incorrect writing. In this case, the
upper eight bits of the data must be H
'
A5, otherwise writing cannot be performed.
When reading, read from the same address in bytes.
3. This register only accepts 32-bit writing to prevent incorrect writing. In this case, the
upper 16 bits of the data must be H
'
A55A, otherwise writing cannot be performed.
When reading, read from the same address in unit of 32 bits. At this time, the upper 16
bits are read as 0s.
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...