
Rev. 4.00 Sep. 14, 2005 Page xlix of l
Table 21.4
A/D Conversion Time (Multi Mode and Scan Mode) .......................................... 811
Table 21.5
Interrupt and DMAC Transfer Request ................................................................ 812
Section 22 Pin Function Controller (PFC)
Table 22.1
List of Multiplexed Pins........................................................................................ 819
Section 23 I/O Ports
Table 23.1
Port A Data Register (PADR) Read/Write Operations ......................................... 845
Table 23.2
Port B Data Register (PBDR) Read/Write Operations.......................................... 846
Table 23.3
Port C Data Register (PCDR) Read/Write Operations.......................................... 849
Table 23.4
Port D Data Register (PDDR) Read/Write Operations ......................................... 851
Table 23.5
Port E Data Register (PEDR) Read/Write Operations .......................................... 853
Table 23.6
Port F Data Register (PFDR) Read/Write Operations (PF15DT to PF8DT) ........ 855
Table 23.7
Port F Data Register (PFDR) Read/Write Operations (PF7DT to PF0DT) .......... 855
Table 23.8
Port G Data Register (PGDR) Read/Write Operations
(PG13DT to PG11DT, PG8DT)............................................................................ 858
Table 23.9
Port G Data Register (PGDR) Read/Write Operations (PG10DT to PG9DT)...... 858
Table 23.10
Port G Data Register (PGDR) Read/Write Operations (PG7DT to PG0DT).... 858
Table 23.11
Port H Data Register (PHDR) Read/Write Operations ..................................... 862
Table 23.12
Port J Data Register (PJDR) Read/Write Operations........................................ 863
Section 25 Electrical Characteristics
Table 25.1
Absolute Maximum Ratings ................................................................................. 907
Table 25.2
Recommended Values for Power-On/Off Sequence............................................. 909
Table 25.3
DC Characteristics (1) [Common Items] .............................................................. 910
Table 25.3
DC Characteristics (2) [Except for I
2
C- and USB-Related Pins].......................... 911
Table 25.3
DC Characteristics (3) [I
2
C-Related Pins] ............................................................ 913
Table 25.3
DC Characteristics (4) [USB-Related Pins].......................................................... 913
Table 25.3
DC Characteristics (5) [USB Transceiver-Related Pins] ...................................... 914
Table 25.4
Permissible Output Currents ................................................................................. 914
Table 25.5
Maximum Operating Frequency ........................................................................... 915
Table 25.6
Clock Timing ........................................................................................................ 916
Table 25.7
Control Signal Timing .......................................................................................... 920
Table 25.8
Bus Timing ........................................................................................................... 923
Table 25.9
Peripheral Module Signal Timing......................................................................... 954
Table 25.10
Multi Function Timer Pulse Unit Timing ......................................................... 956
Table 25.11
Output Enable (POE) Timing ........................................................................... 957
Table 25.12
I
2
C Bus Interface Timing .................................................................................. 958
Table 25.13
H-UDI Related Pin Timing............................................................................... 960
Table 25.14
USB Module Clock Timing .............................................................................. 962
Table 25.15
USB Transceiver Timing .................................................................................. 963
Table 25.16
A/D Converter Characteristics .......................................................................... 965
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...