
Rev. 4.00 Sep. 14, 2005 Page xxxiv of l
Figure 16.9 Slave Transmit Mode Operation Timing (1) ........................................................... 494
Figure 16.10 Slave Transmit Mode Operation Timing (2) ......................................................... 495
Figure 16.11 Slave Receive Mode Operation Timing (1)........................................................... 496
Figure 16.12 Slave Receive Mode Operation Timing (2)........................................................... 497
Figure 16.13 Clocked Synchronous Serial Transfer Format....................................................... 497
Figure 16.14 Transmit Mode Operation Timing......................................................................... 498
Figure 16.15 Receive Mode Operation Timing .......................................................................... 500
Figure 16.16 Operation Timing For Receiving One Byte .......................................................... 500
Figure 16.17 Block Diagram of Noise Filter .............................................................................. 501
Figure 16.18 Sample Flowchart for Master Transmit Mode ...................................................... 502
Figure 16.19 Sample Flowchart for Master Receive Mode ........................................................ 503
Figure 16.20 Sample Flowchart for Slave Transmit Mode......................................................... 504
Figure 16.21 Sample Flowchart for Slave Receive Mode .......................................................... 505
Figure 16.22 The Timing of the Bit Synchronous Circuit .......................................................... 507
Section 17 Compare Match Timer (CMT)
Figure 17.1 Block Diagram of Compare Match Timer............................................................... 509
Figure 17.2 Counter Operation ................................................................................................... 513
Figure 17.3 Count Timing .......................................................................................................... 513
Figure 17.4 Timing of CMF Setting ........................................................................................... 514
Section 18 Multi-Function Timer Pulse Unit (MTU)
Figure 18.1 Block Diagram of MTU .......................................................................................... 520
Figure 18.2 Complementary PWM Mode Output Level Example ............................................. 558
Figure 18.3 Example of Counter Operation Setting Procedure .................................................. 563
Figure 18.4 Free-Running Counter Operation............................................................................ 564
Figure 18.5 Periodic Counter Operation..................................................................................... 564
Figure 18.6 Example of Setting Procedure for Waveform Output by Compare Match.............. 565
Figure 18.7 Example of 0 Output/1 Output Operation ............................................................... 565
Figure 18.8 Example of Toggle Output Operation ..................................................................... 566
Figure 18.9 Example of Input Capture Operation Setting Procedure ......................................... 567
Figure 18.10 Example of Input Capture Operation .................................................................... 568
Figure 18.11 Example of Synchronous Operation Setting Procedure ........................................ 569
Figure 18.12 Example of Synchronous Operation...................................................................... 570
Figure 18.13 Compare Match Buffer Operation......................................................................... 571
Figure 18.14 Input Capture Buffer Operation............................................................................. 572
Figure 18.15 Example of Buffer Operation Setting Procedure................................................... 572
Figure 18.16 Example of Buffer Operation (1) .......................................................................... 573
Figure 18.17 Example of Buffer Operation (2) .......................................................................... 574
Figure 18.18 Cascaded Operation Setting Procedure ................................................................. 575
Figure 18.19 Example of Cascaded Operation ........................................................................... 575
Summary of Contents for HD6417641
Page 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Page 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Page 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Page 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Page 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Page 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Page 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Page 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Page 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Page 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Page 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Page 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Page 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Page 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Page 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Page 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Page 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Page 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Page 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Page 1035: ......
Page 1036: ...SH7641 Hardware Manual...